Title :
Generic integer linear programming formulation for 3D IC partitioning
Author :
Jiang, Iris Hui-Ru
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
The success of 3D ICs requires novel EDA techniques. Among them, this paper focuses on 3D IC partitioning, especially at the architectural level to maximize its benefits. We first derive logical formulations for 3D IC partitioning problems and then transform the formulations into integer linear programs (ILPs). The ILPs can minimize the footprint and the usage of vertical interconnects simultaneously. Our results conducted on the GSRC benchmark show that our approach outperforms the extended multi-way partitioning method in the usage of vertical interconnects under the same footprint settings. More importantly, our approach is very flexible and can readily extend to the partitioning problems with variant objectives and constraints, and with different abstract levels, e.g., from the architectural level down to the physical level. This flexibility makes the ILP formulations superior alternatives to the 3D IC partitioning problems.
Keywords :
electronic design automation; integer programming; integrated circuit interconnections; integrated circuit layout; linear programming; three-dimensional integrated circuits; 3D integrated circuit partitioning; EDA; GSRC floorplanning; ILP; electronic design automation; generic integer linear programming; vertical interconnects; Debugging; Design methodology; Electronic design automation and methodology; Integer linear programming; Integrated circuit interconnections; Iris; LAN interconnection; Logic devices; Three-dimensional integrated circuits; Through-silicon vias;
Conference_Titel :
SOC Conference, 2009. SOCC 2009. IEEE International
Conference_Location :
Belfast
Print_ISBN :
978-1-4244-4940-8
Electronic_ISBN :
978-1-4244-4941-5
DOI :
10.1109/SOCCON.2009.5398032