DocumentCode :
3277792
Title :
Handel-C Implementation of Early-Access Partial-Reconfiguration for Software Defined Radio
Author :
Nezami, Kasra G. ; Stephens, Peter W. ; Walker, Stuart D.
Author_Institution :
Sepura pic, Cambridge
fYear :
2008
fDate :
March 31 2008-April 3 2008
Firstpage :
1103
Lastpage :
1108
Abstract :
The new Xilinx Early-Access Partial-Reconfiguration (EAPR) FPGA technology exhibits a clear advantage over the former modular-based partial-reconfiguration flow. This paper compares a Handel-C implementation of the two approaches, demonstrating the limitations of the old method, which are fully addressed by the EAPR. It is argued here that the combination of Handel-C and EAPR offers a viable approach towards realization of the future Software Defined Radio (SDR) systems. Two EAPR-based SDR architectures are presented, which trade off complexity for reconfiguration speed. Finally a cost-efficient, fast mode-switching architecture, particularly suitable for Time Division Duplex (TDD) radio systems is presented. The proposed architecture utilizes this property to dynamically reconfigure the transmission and reception chain algorithms at different times.
Keywords :
field programmable gate arrays; software radio; Handel-C implementation; Xilinx EAPR FPGA technology; early-access partial-reconfiguration; fast mode-switching architecture; reception chain algorithm; software defined radio; time division duplex radio systems; transmission chain algorithm; Communications Society; Computer architecture; Computer languages; Costs; Field programmable gate arrays; Hardware; Programmable control; Signal processing algorithms; Software radio; Telecommunication standards;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Communications and Networking Conference, 2008. WCNC 2008. IEEE
Conference_Location :
Las Vegas, NV
ISSN :
1525-3511
Print_ISBN :
978-1-4244-1997-5
Type :
conf
DOI :
10.1109/WCNC.2008.199
Filename :
4489230
Link To Document :
بازگشت