DocumentCode :
3278114
Title :
Energy Model of Networks-on-Chip and a Bus
Author :
Wolkotte, Pascal T. ; Smit, Gerard J M ; Kavaldjiev, Nikolay ; Becker, Jens E. ; Becker, Jürgen
Author_Institution :
Twente Univ., Enschede
fYear :
2005
fDate :
17-17 Nov. 2005
Firstpage :
82
Lastpage :
85
Abstract :
A network-on-chip (NoC) is an energy-efficient on-chip communication architecture for multi-processor system-on-chip (MPSoC) architectures. In earlier papers we proposed two network-on-chip architectures based on packet-switching and circuit-switching. In this paper we derive an energy model for both NoC architectures to predict their energy consumption per transported bit. Both architectures are also compared with a traditional bus architecture. The energy model is primarily needed to find a near optimal run-time mapping (from an energy point of view) of inter-process communication to NoC links.
Keywords :
computer architecture; microprocessor chips; network-on-chip; power aware computing; system buses; bus; energy consumption; energy model; inter-process communication; multiprocessor system-on-chip architectures; networks-on-chip; on-chip communication architecture; Computer architecture; Electronic mail; Energy consumption; Energy efficiency; Integrated circuit interconnections; Network-on-a-chip; Predictive models; Runtime; Software tools; Tiles;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2005. Proceedings. 2005 International Symposium on
Conference_Location :
Tampere
Print_ISBN :
0-7803-9294-9
Type :
conf
DOI :
10.1109/ISSOC.2005.1595650
Filename :
1595650
Link To Document :
بازگشت