DocumentCode :
3278128
Title :
Level oriented formal model for asynchronous circuit verification and its efficient analysis method
Author :
Kitai, Tomoya ; Oguro, Yusuke ; Yoneda, Tomohiro ; Mercer, Eric ; Myers, Chris
Author_Institution :
Tokyo Inst. of Technol., Japan
fYear :
2002
fDate :
16-18 Dec. 2002
Firstpage :
210
Lastpage :
218
Abstract :
Using a level-oriented model for verification of asynchronous circuits helps users to easily construct formal models with high readability or to naturally model datapath circuits. On the other hand, in order to use such a model on large circuits, techniques to avoid the state explosion problem must be developed. This paper first introduces a level-oriented formal model based on time Petri nets, and then proposes its partial order reduction algorithm that prunes unnecessary state generation while guaranteeing the correctness of the verification.
Keywords :
Petri nets; asynchronous circuits; circuit analysis computing; formal verification; analysis method; asynchronous circuit verification; correctness; data path circuits; high readability; level oriented formal model; partial order reduction algorithm; state explosion problem; state generation; time Petri nets; Algorithm design and analysis; Asynchronous circuits; Automata; Encoding; Explosions; Formal verification; Informatics; Petri nets; Signal design; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Dependable Computing, 2002. Proceedings. 2002 Pacific Rim International Symposium on
Print_ISBN :
0-7695-1852-4
Type :
conf
DOI :
10.1109/PRDC.2002.1185640
Filename :
1185640
Link To Document :
بازگشت