Title :
An On-Chip CDMA Communication Network
Author :
Wang, Xin ; Nurmi, Jari
Author_Institution :
Tampere Univ. of Technol., Tampere
Abstract :
An on-chip packet-switched communication network which applies code-division multiple access (CDMA) technique has been developed and implemented in register-transfer level (RTL) using VHDL. In order to support globally-asynchronous locally-synchronous (GALS) communication scheme, the proposed CDMA on-chip network combines both synchronous and asynchronous circuits together. In a packet-switched network-on-chip (NoC) which applies point-to-point connection scheme, the data transfer latency varies largely if the packets are transferred to different destinations or to a same destination through different routes in the network. The proposed CDMA NoC can make the data transfer latency become a constant value by multiplexing the data transfers in code domain instead of in time domain. Therefore, the data transfer latency can be guaranteed in the proposed CDMA network by avoiding communication media sharing in time domain.
Keywords :
code division multiple access; hardware description languages; packet switching; time-domain analysis; VHDL; code domain; code-division multiple access technique; communication media sharing; data transfer; globally-asynchronous locally-synchronous communication scheme; network-on-chip; onchip CDMA communication network; packet-switched communication network; point-to-point connection scheme; register-transfer level; time domain; Circuits; Communication networks; Computer networks; Decoding; Delay; Multiaccess communication; Network topology; Network-on-a-chip; Streaming media; System-on-a-chip;
Conference_Titel :
System-on-Chip, 2005. Proceedings. 2005 International Symposium on
Conference_Location :
Tampere
Print_ISBN :
0-7803-9294-9
DOI :
10.1109/ISSOC.2005.1595667