DocumentCode :
327859
Title :
Operation binding and scheduling for low power using constraint logic programming
Author :
Gruian, Flavius ; Kuchcinski, Krzysztof
Author_Institution :
Dept. of Comput. & Inf. Sci., Linkoping Univ., Sweden
Volume :
1
fYear :
1998
fDate :
25-27 Aug 1998
Firstpage :
83
Abstract :
Discusses high-level synthesis problems and solutions specific to low-power synthesis. This paper presents a method for power consumption minimization by switched capacitance reduction during operation scheduling and resource binding. This process uses switching activity data obtained from simulation of the design at the register transfer level. The novelty of our approach is the use of constraint logic programming, which enables minimization of the switching activity while performing both scheduling and binding in one synthesis step. The experimental results confirm the importance and the feasibility of the described method
Keywords :
computer power supplies; constraint handling; high level synthesis; minimisation; power consumption; processor scheduling; switched capacitor networks; constraint logic programming; design simulation; low-power synthesis; operation binding; operation scheduling; power consumption minimization; register transfer level; resource binding; switched capacitance reduction; switching activity data; switching activity minimization; Capacitance; Clocks; Energy consumption; Frequency; High level synthesis; Logic programming; Minimization; Processor scheduling; Switching circuits; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Euromicro Conference, 1998. Proceedings. 24th
Conference_Location :
Vasteras
ISSN :
1089-6503
Print_ISBN :
0-8186-8646-4
Type :
conf
DOI :
10.1109/EURMIC.1998.711781
Filename :
711781
Link To Document :
بازگشت