DocumentCode :
327871
Title :
The impact of area optimization for the power consumption of controllers
Author :
Dahmen, H.-Ch. ; Gläser, U.
Author_Institution :
Syst. Design Technol. Inst., Nat. Res. Center for Inf. Technol., St. Augustin, Germany
Volume :
1
fYear :
1998
fDate :
25-27 Aug 1998
Firstpage :
204
Abstract :
The paper presents an approach to power analysis in gate-level controllers. It is assumed that the power consumption depends on the number of signal value changes during a pattern switch. A probabilistic model for analyzing the power consumption for a given circuit is shown together with a power simulation approach. Weak parts of the probabilistic model are pointed out. Furthermore the impact of applying optimization technology based on redundancy addition and removal technique to power consumption is analyzed. Experimental results show results of benchmark circuits with respect to the probabilistic model and give a save potential for the circuits
Keywords :
circuit optimisation; microcontrollers; power consumption; probabilistic logic; redundancy; area optimization; benchmark circuits; gate-level controllers; pattern switch; power analysis; power consumption; power simulation approach; probabilistic model; redundancy addition; redundancy removal; signal value changes; Delay; Design optimization; Energy consumption; Hazards; Information technology; Power measurement; Process design; Switches; Switching circuits; System analysis and design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Euromicro Conference, 1998. Proceedings. 24th
Conference_Location :
Vasteras
ISSN :
1089-6503
Print_ISBN :
0-8186-8646-4
Type :
conf
DOI :
10.1109/EURMIC.1998.711800
Filename :
711800
Link To Document :
بازگشت