Title :
Research on low power design methodology of Register files based on FPGA
Author :
Li Lie-wen ; Gui Wei-hua ; Hu Xiao-long
Author_Institution :
Sch. of Inf. Sci. & Eng., Central South Univ., Changsha, China
Abstract :
Considering the growing power consumption problem of FPGA, which was caused by the greatly increasing of integration density and speed of FPGA. Different from traditional occupying routing resource, lookup table and flip-flop, this method is taken full advantage of FPGA memory resource and employed FPGA Memory block to implement functions of Register files without occupying routing Resource. The experimental simulation results show that the method has the advantages of low cost, saving routing resource, low power, and being easy to implement compared with the traditional ways.
Keywords :
field programmable gate arrays; flip-flops; low-power electronics; network synthesis; FPGA memory resource; flip-flop; integration density; low-power design methodology; register files; Field programmable gate arrays; Memory management; Power demand; Random access memory; Registers; Routing; Table lookup; Block RAM; FPGA; Register files; low power;
Conference_Titel :
Electric Information and Control Engineering (ICEICE), 2011 International Conference on
Conference_Location :
Wuhan
Print_ISBN :
978-1-4244-8036-4
DOI :
10.1109/ICEICE.2011.5777539