DocumentCode
327884
Title
Impact of reducing miss write latencies in multiprocessors with two level cache
Author
Sahuquillo, Julio ; Pont, Ana
Author_Institution
Dept. de Sistemas Inf. y Comput., Univ. Politecnica de Valencia, Spain
Volume
1
fYear
1998
fDate
25-27 Aug 1998
Firstpage
333
Abstract
In this paper a multiprocessor system with a two-level cache hierarchy is modeled and extensions of two write invalidate snoopy protocols are implemented in the L2 cache controller for coherence maintenance. The paper focuses on the use of different techniques for reducing miss penalty and a comparative performance study is done for each possibility. To solve efficiently a miss read, the early restart technique is implemented in the second level of cache hierarchy and the critical word first technique is used in the first level cache controller. To obtain better performance in the case of a write miss the write allocate technique is implemented at the L2 cache controller. Two models, with different L1 cache controllers are considered in our study, one of them using the non-write allocate technique and the other using the write allocate. We show that the write allocate and non-write allocate techniques are independent over the processors number. The major conclusion of this work is that the non-write allocate technique is not only less complex for implementation but also better in performance if the L1 write miss rate represents a high percentage of L1 miss rate
Keywords
cache storage; multiprocessing systems; parallel architectures; performance evaluation; L2 cache controller; coherence maintenance; critical word first technique; early restart technique; miss write latencies; multiprocessor system; nonwrite allocate technique; performance study; two-level cache hierarchy; write allocate technique; write invalidate snoopy protocols; Cache memory; Central Processing Unit; Coherence; Delay; Filling; Geometry; Multiprocessing systems; Protocols; System performance;
fLanguage
English
Publisher
ieee
Conference_Titel
Euromicro Conference, 1998. Proceedings. 24th
Conference_Location
Vasteras
ISSN
1089-6503
Print_ISBN
0-8186-8646-4
Type
conf
DOI
10.1109/EURMIC.1998.711822
Filename
711822
Link To Document