Title :
Design and fabrication of high aspect ratio fine pitch interconnects for wafer level packaging
Author :
Aggarwal, Ankur O. ; Raj, P. Markondeya ; Pratap, Rana J. ; Saxena, Ashok ; Tummala, Rao R.
Author_Institution :
Microsystems Packaging Res. Center, Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
The Packaging Research Center (PRC) at Georgia Tech has been exploring and evaluating novel compliant nano interconnect designs to enable high density I/O architecture for the next generation chip assembly. Most of the compliant interconnects that are currently being developed have inductance and resistance higher than desirable. We propose high aspect ratio interconnects as a solution that can support both electrical and mechanical requirements. The fabrication of these interconnects is similar to the standard IC fabrication and involves only one additional step beyond the standard CMOS wafer processing, thus making it a cost effective wafer level process. Extensive modeling was carried out to design 40 μm pitch interconnects with optimized electrical and mechanical properties. The fabrication of fine-pitch copper interconnects with aspect ratio of 1:5 was demonstrated as a low-cost wafer level process. Results show that these interconnects provide the optimal combination of electrical and mechanical requirements and hence provides a viable solution for next-generation electronic packaging that can support extremely high I/O density.
Keywords :
CMOS integrated circuits; circuit optimisation; copper; fine-pitch technology; integrated circuit design; integrated circuit interconnections; integrated circuit measurement; integrated circuit modelling; integrated circuit packaging; integrated circuit reliability; 40 micron; CMOS wafer processing; Cu; IC fabrication; compliant nano interconnect designs; electrical requirements; fine pitch copper interconnects; fine pitch interconnects; high aspect ratio interconnects; high density I/O architecture; interconnect inductance; interconnect optimization; interconnect resistance; low-cost wafer level process; mechanical requirements; thermo-mechanical reliability model; wafer level packaging; Assembly; CMOS integrated circuits; CMOS process; Costs; Electric resistance; Fabrication; Inductance; Packaging; Partial response channels; Wafer scale integration;
Conference_Titel :
Electronics Packaging Technology Conference, 2002. 4th
Print_ISBN :
0-7803-7435-5
DOI :
10.1109/EPTC.2002.1185673