DocumentCode :
3278905
Title :
Fast asynchronous shift register for bit-serial communication
Author :
Dobkin, Rostislav Reuven ; Ginosar, Ran ; Kolodny, Avinoam
Author_Institution :
VLSI Syst. Res. Center, Technion-Israel Inst. of Technol., Haifa
fYear :
2006
fDate :
13-15 March 2006
Lastpage :
127
Abstract :
A fast asynchronous shift register is used as the serializer and deserializer in a novel bit-serial on-chip communication link. The link employs two-phase transition-based LEDR encoding. Acknowledgement is generated only at the word level, rather than bit by bit. The shift register is designed to achieve bit time of a single gate delay. It is based on a wave-pipelined control path and on transition latches. The circuit achieved 67 Gbps data rate when simulated on 65nm CMOS technology and was immune to in-die process variations of up to 10sigma
Keywords :
CMOS logic circuits; asynchronous circuits; logic design; shift registers; 65 nm; CMOS technology; LEDR encoding; bit-serial on-chip communication link; fast asynchronous shift register; gate delay; in-die process variations; transition latches; wave-pipelined control path; CMOS technology; Circuit simulation; Clocks; Delay effects; Integrated circuit interconnections; Protocols; Shift registers; Throughput; Transmitters; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronous Circuits and Systems, 2006. 12th IEEE International Symposium on
Conference_Location :
Grenoble
ISSN :
1522-8681
Print_ISBN :
0-7695-2498-2
Type :
conf
DOI :
10.1109/ASYNC.2006.17
Filename :
1595695
Link To Document :
بازگشت