DocumentCode :
3279031
Title :
Bump & assembly technologies for sub-100 micron pitch flip chip
Author :
Bauer, Charles E. ; Jain, Wu Fei ; Taran, Alexander
Author_Institution :
TechLead Corp., Evergreen, CO, USA
fYear :
2002
fDate :
10-12 Dec. 2002
Firstpage :
276
Lastpage :
279
Abstract :
Excepting Au bumped tape automated bonded (TAB) liquid crystal display driver chips, the goal of sub 100 μm pitch flip chip remains elusive. Well understood advantages include die shrink opportunity as well as speed and performance enhancement. However, perhaps the greatest advantages lie in reduced substrate layer count (with accompanying cost reduction) and routing simplification leading to better impedance control capabilities. In order to cost effectively take advantage of these opportunities, fine pitch flip chip technologies compatible with both today´s bumping infrastructure and today´s substrate capabilities must be identified. This paper compares and contrasts four alternative solutions for sub-100 μm flip chip bumping and assembly, including traditional Au tape carrier packages (TCP), stud bump bonding (SBB) in combination with modern high density interconnect (HDI) substrates, Integrated Electronic Package Technologies´ (IEPT) plated Cu bump technology with traditional HDI substrates, and the very recently introduced capillary chip connection (C3) from Microelectronics Assembly Innovations (MAINn).
Keywords :
chip scale packaging; copper; fine-pitch technology; flip-chip devices; gold; integrated circuit bonding; integrated circuit economics; integrated circuit interconnections; microassembling; tape automated bonding; 100 micron; Au; Cu; HDI substrates; LCD driver chips; SBB; TAB; TCP; capillary chip connection; cost reduction; die shrink; fine pitch flip chip; flip chip assembly; flip chip bumping; high density interconnect substrates; impedance control; performance enhancement; plated Cu bump technology; routing simplification; speed enhancement; stud bump bonding; substrate layer count reduction; tape automated bonding; tape carrier packages; Assembly; Bonding; Costs; Electronics packaging; Flip chip; Gold; Impedance; Liquid crystal displays; Microelectronics; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference, 2002. 4th
Print_ISBN :
0-7803-7435-5
Type :
conf
DOI :
10.1109/EPTC.2002.1185682
Filename :
1185682
Link To Document :
بازگشت