Title :
Design and verification of an embedded microprocessor
Author :
Onufryk, Peter Z.
Author_Institution :
AT&T Bell Labs. Res., Murray Hill, NJ, USA
Abstract :
Advances in VLSI technologies are enabling the construction of entire systems on a chip. A major challenge in the design of such systems is design verification. This paper presents the design and verification process used to develop Euphony. Euphony is an inexpensive low power system on a chip which contains: a RISC processor with DSP functions, a complex memory and device controller, two ATM network interfaces, architectural support for AAL5 SAR processing, a five channel DMA controller, and a serial port that can interface to wide variety of audio devices. Euphony was developed jointly by AT&T and LSI Logic. AT&T developed the architecture while LSI Logic performed the implementation using LSI Logic´s LCB500K 0.5 micron drawn cell-based ASIC processes. Both companies were heavily involved in design verification
Keywords :
VLSI; asynchronous transfer mode; computer testing; digital signal processing chips; integrated circuit design; integrated circuit testing; logic CAD; real-time systems; reduced instruction set computing; AAL5 SAR processing; AT&T; ATM network interfaces; DMA controller; DSP functions; Euphony; LSI Logic; RISC processor; VLSI; embedded microprocessor; function verification; signal processing; system on chip; Control systems; Digital signal processing chips; Large scale integration; Logic devices; Microprocessors; Network interfaces; Power systems; Process design; Reduced instruction set computing; Very large scale integration;
Conference_Titel :
Industrial Technology, 1996. (ICIT '96), Proceedings of The IEEE International Conference on
Conference_Location :
Shanghai
Print_ISBN :
0-7803-3104-4
DOI :
10.1109/ICIT.1996.601705