DocumentCode :
3280214
Title :
Modeling of interconnect stress evolution during BEOL process and packaging
Author :
Shah, Chirag ; Karmarkar, Aditya ; Xiaopeng Xu
Author_Institution :
GLOBALFOUNDRIES Inc., Sunnyvale, CA, USA
fYear :
2013
fDate :
13-15 June 2013
Firstpage :
1
Lastpage :
3
Abstract :
A novel simulation approach is developed to examine the stress evolution in the chip-to-package interconnect structures during the sequential IC Backend processes followed by packaging / assembly operation. Packaging induced stress in near-bump and BEOL level models is examined using the multi-level FEA methodology. Likewise, the Backend process induced stresses in the interconnect structures is analyzed using a sequential process simulation that looks into stress evolution of the BEOL structure as each metal-dielectric layer is being patterned. Finally, the cumulative impact of packaging induced stress and the BEOL process induced stress on the interconnect structures is examined to demonstrate the significance of this approach in performing a “design dependent” CPI risk analysis for BEOL interconnects.
Keywords :
chip scale packaging; finite element analysis; integrated circuit interconnections; stress analysis; BEOL process; chip-to-package interconnect structures; design dependent CPI risk analysis; interconnect stress evolution; metal-dielectric layer; packaging induced stress; sequential IC Backend processes; Integrated circuit modeling; Materials; Metals; Packaging; Reliability; Semiconductor device modeling; Stress;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Interconnect Technology Conference (IITC), 2013 IEEE International
Conference_Location :
Kyoto
Print_ISBN :
978-1-4799-0438-9
Type :
conf
DOI :
10.1109/IITC.2013.6615558
Filename :
6615558
Link To Document :
بازگشت