DocumentCode :
3281095
Title :
Virtual test with VHDL-AMS for a generator of analog and mixed signal virtual components
Author :
Babba, Belgacem ; Barret, Gauthier ; Poullet, Frederic
Author_Institution :
Dolphin Integration, Meylan, France
fYear :
1999
fDate :
36434
Firstpage :
88
Lastpage :
93
Abstract :
With the increase in the complexity of systems with mixed-signal components, many systems designers recognize advantages and necessity of the mixed-signal simulation of these systems as a whole. Unfortunately, modeling and simulating such complex systems takes an enormous amount of time. The first problem identified is the speed of analog simulation. The second problem is how difficult it is to write accurate and rapid models of a complex analog and mixed-signal system. Mixed-signal EDA tools has arguably, made significant improvement over the past two years. Finally, with the Analog and Mixed Signal HDL standard (VHDL-AMS), accurate and rapid model of a complex electronic system is made possible. This paper presents a case study; the Virtual Test of a virtual component (VC) “ADMIR”, a flexible analog to digital converter. The power of VHDL-AMS language makes it possible to write models with different abstraction level of the test chip and the “testboard” of ADMIR
Keywords :
electronic design automation; hardware description languages; integrated circuit testing; mixed analogue-digital integrated circuits; VHDL-AMS; VHDL-AMS language; Virtual Test; mixed-signal EDA; mixed-signal components; test chip; virtual components; Signal generators; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Fall VIUF Workshop, 1999.
Conference_Location :
Orlando, FL
Print_ISBN :
0-7695-0465-5
Type :
conf
DOI :
10.1109/VIUF.1999.801984
Filename :
801984
Link To Document :
بازگشت