DocumentCode :
3281302
Title :
FPGA implementation of a low complexity steganographic system for digital images
Author :
Pantoja Laces, Williams Antonio ; Garcia-Hernandez, Jose Juan
Author_Institution :
CS Dept., CINVESTAV, Mexico City, Mexico
fYear :
2015
fDate :
June 28 2015-July 1 2015
Firstpage :
319
Lastpage :
324
Abstract :
The main purpose of steganography is to hide the presence of communication process. Transparency is referred to the ability to avoid suspicion about the existence of a secret message. Several steganographic applications, such as secret communications and multimedia fingerprinting, require a real-time multi-channel behavior. Custom hardware architectures offer the possibility of fully exploiting the inherent parallelism of this type of algorithms for more demanding applications. This paper presents an efficient hardware implementation of a low complexity steganographic system using digital images as host signal. Results of implementing the proposed hardware architecture on a Field Programmable Gate Array (FPGA) are presented and discussed.
Keywords :
field programmable gate arrays; image processing; steganography; FPGA implementation; digital image steganography; field programmable gate array; low complexity steganographic system; steganographic applications; Additives; Complexity theory; Computer architecture; Field programmable gate arrays; Hardware; Histograms; Watermarking;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer and Information Science (ICIS), 2015 IEEE/ACIS 14th International Conference on
Conference_Location :
Las Vegas, NV
Type :
conf
DOI :
10.1109/ICIS.2015.7166613
Filename :
7166613
Link To Document :
بازگشت