DocumentCode :
3283358
Title :
A tree matching chip
Author :
Krishna, Vamsi ; Ejnioui, Abdel ; Ranganathan, N.
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of South Florida, Tampa, FL, USA
fYear :
1996
fDate :
3-6 Jan 1996
Firstpage :
280
Lastpage :
285
Abstract :
Tree matching is an important problem used for 3D object recognition in image understanding and vision systems. It is also used in the design of on-line interpreter systems as well as code optimization in compilers. The objective of tree matching is to find the set of nodes at which a pattern tree matches a subject tree. Recently, two linear systolic array algorithms have been proposed by the authors. In this paper, we propose an improved approach wherein the the systolic algorithm is based on a linear array of fixed size independent of the problem size and larger strings are partitioned and processed based on the array size. Also, the architecture is simplified by moving the logic for processing variables in each PE to a single PE attached at the end. The systolic algorithm and architecture have been verified through simulation using the Cadence design tools
Keywords :
VLSI; digital signal processing chips; image recognition; object recognition; parallel algorithms; systolic arrays; 3D object recognition; Cadence design tools; code optimization; compilers; fixed size linear array; linear systolic array algorithms; online interpreter systems; systolic architecture; tree matching chip; vision systems; Computational modeling; Concurrent computing; Logic; Object recognition; Optimizing compilers; Parallel algorithms; Partitioning algorithms; Pattern matching; Systolic arrays; Terminology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1996. Proceedings., Ninth International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
0-8186-7228-5
Type :
conf
DOI :
10.1109/ICVD.1996.489611
Filename :
489611
Link To Document :
بازگشت