Title :
Challenges in low-power microprocessor design
Author :
Rajgopal, Suresh
Author_Institution :
Intel Corp., Santa Clara, CA, USA
Abstract :
This paper addresses the challenge of controlling power dissipation in the microprocessor domain. System level power management architectures have helped control chip-set and peripheral power substantially. But the consequence is that the CPUs are now the power limiters, especially in the mobile domain. This paper addresses two challenges in power reduction of high-performance CPUs. First we indicate areas of maximum impact in power efficient design strategies for high-performance microprocessors. Then we address the issue of power benchmarking in the context of system design and power reduction
Keywords :
integrated circuit design; microprocessor chips; CPU; chip-set power; high-performance microprocessor; low-power design; mobile system; peripheral power; power benchmarking; power dissipation; power efficiency; system level power management architecture; CMOS logic circuits; Capacitance; Circuit synthesis; Clocks; Flip-flops; Frequency; Latches; Microprocessors; Power dissipation; Switches;
Conference_Titel :
VLSI Design, 1996. Proceedings., Ninth International Conference on
Conference_Location :
Bangalore
Print_ISBN :
0-8186-7228-5
DOI :
10.1109/ICVD.1996.489625