DocumentCode :
3283823
Title :
Low power realization of FIR filters using multirate architectures
Author :
Mehendale, Mahesh ; Sherlekar, S.D. ; Venkatesh, G.
Author_Institution :
Texas Instrum. (India) Ltd., Bangalore, India
fYear :
1996
fDate :
3-6 Jan 1996
Firstpage :
370
Lastpage :
375
Abstract :
The paper presents low power realization of FIR filters using multirate architectures. The multirate architectures enable computationally efficient implementations of FIR filters. The computational complexity of these architectures is analysed and power analysis is presented to show how the computational efficiency can be exploited to reduce power dissipation. The results show upto 73% power reduction for dedicated ASIC implementation with no datapath area overhead. The paper also presents the implementation of the multirate architecture on the TMS320C2x/C5x programmable DSPs and shows that it can result in upto 43% power reduction
Keywords :
FIR filters; application specific integrated circuits; computational complexity; digital filters; digital signal processing chips; FIR filters; TMS320C2x/C5x programmable DSP; computational complexity; computationally efficient implementations; dedicated ASIC implementation; low power realization; multirate architectures; power analysis; power dissipation reduction; Application specific integrated circuits; Computational complexity; Computer architecture; Delay; Digital signal processing; Finite impulse response filter; Instruments; Pipeline processing; Power dissipation; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 1996. Proceedings., Ninth International Conference on
Conference_Location :
Bangalore
ISSN :
1063-9667
Print_ISBN :
0-8186-7228-5
Type :
conf
DOI :
10.1109/ICVD.1996.489637
Filename :
489637
Link To Document :
بازگشت