DocumentCode :
3284668
Title :
A Low Power Implementation of H.264 Adaptive Deblocking Filter Algorithm
Author :
Parlak, Mustafa ; Hamzaoglu, Ilker
Author_Institution :
Sabanci Univ., Istanbul
fYear :
2007
fDate :
5-8 Aug. 2007
Firstpage :
127
Lastpage :
133
Abstract :
In this paper, we present a low power implementation of H.264 adaptive deblocking filter (DBF) algorithm on ARM Versatile / PB926EJ-S Development Board. The DBF hardware is implemented using Verilog HDL. An AHB bus interface is designed and integrated into DBF hardware in order to communicate with ARM processor and SRAM through AHB bus. An efficient memory hierarchy and data transfer scheme is also implemented. The DBF hardware implementation works at 72 MHz in a Xilinx Virtex II FPGA and it can code 30 CIF frames (352times288) per second. The power consumption of DBF hardware is analyzed and up to 13% power savings is achieved by applying clock gating and glitch reduction techniques to DBF datapath.
Keywords :
SRAM chips; adaptive filters; field programmable gate arrays; hardware description languages; high definition television; microprocessor chips; ARM Versatile; ARM processor; DBF datapath; H.264 adaptive deblocking filter; PB926EJ-S Development Board; SRAM; Verilog HDL; Xilinx Virtex II FPGA; bus interface; data transfer; low power implementation; power consumption; Adaptive filters; Clocks; Decoding; Energy consumption; Field programmable gate arrays; Hardware design languages; ISO standards; Random access memory; Standards development; Video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Adaptive Hardware and Systems, 2007. AHS 2007. Second NASA/ESA Conference on
Conference_Location :
Edinburgh
Print_ISBN :
978-0-7695-2866-3
Type :
conf
DOI :
10.1109/AHS.2007.7
Filename :
4291910
Link To Document :
بازگشت