Title :
A Reconfigurable Arithmetic Data-path Based On Regular Interconnection
Author :
Xydis, Sotiris ; Economakos, George ; Pekmestzi, Kiamal
Author_Institution :
Nat. Tech. Univ. of Athens, Athens
Abstract :
In this paper a novel coarse grained reconfigurable arithmetic unit (RAU) is introduced. The RAU´s design is based on a technique that Mines flexibility into custom Carry-Save-Arithmetic (CSA) circuits exploiting a stable and canonical interconnection scheme. The reconfigurable architecture prototype is presented. Two mapping strategies of DSP algorithms onto the proposed unit, are also analyzed. Experimental results report an average latency reduction of 32.63% and of 40% compared with datapaths structured by primitive computational resources, using the first and the second mapping strategy respectively.
Keywords :
carry logic; logic design; reconfigurable architectures; CSA circuits; RAU design; carry-save-arithmetic; coarse grained reconfigurable arithmetic unit; reconfigurable arithmetic data-path; regular interconnection; Application specific integrated circuits; Computer architecture; Data engineering; Delay; Digital arithmetic; Digital signal processing; Hardware; High level synthesis; Integrated circuit interconnections; Reconfigurable architectures;
Conference_Titel :
Adaptive Hardware and Systems, 2007. AHS 2007. Second NASA/ESA Conference on
Conference_Location :
Edinburgh
Print_ISBN :
978-0-7695-2866-3
DOI :
10.1109/AHS.2007.16