Title :
Fault-recovery Non-FPGA-based Adaptable Computing System Design
Author_Institution :
Texas A&M Univ., College Station
Abstract :
Reconfigurability with fault-tolerance is one of the most desirable hardware combinations for space computing systems. This paper introduces an adaptable computing architecture that includes random and delay- fault recovering capability for avionics and space applications. A micro-architecture level fault handling and recovering scheme that can immunize random/delay errors is presented as a means of overcoming the limitations of gate-level fault tolerance. The fault- recovery flexible architecture was developed based on a pure-ASIC-based retargetable computing system. The retargetable system also offers sufficient flexibility without employing programmable devices. This adaptable system reasserts different signal patterns for random/delay faults by rerouting micro-operations of the operation that caused the faults. Different sequences of bit-pattern generated by the retargetable system avoid the same faulty situation in high-speed VLSI circuits, while continuously supporting seamless modification and migration of underlying hardware and software after fabrication of retargetable systems.
Keywords :
VLSI; aerospace computing; application specific integrated circuits; avionics; fault tolerant computing; reconfigurable architectures; system recovery; ASIC-based retargetable computing system; avionics; fault recovery; gate-level fault tolerance; high-speed VLSI circuit; microarchitecture level fault handling; nonFPGA-based adaptable computing system design; random-delay error; reconfigurable architecture; space computing system; Aerospace electronics; Circuit faults; Clocks; Computer architecture; Delay estimation; Frequency; Hardware; Latches; Space technology; Voltage;
Conference_Titel :
Adaptive Hardware and Systems, 2007. AHS 2007. Second NASA/ESA Conference on
Conference_Location :
Edinburgh
Print_ISBN :
978-0-7695-2866-3
DOI :
10.1109/AHS.2007.55