DocumentCode :
3287508
Title :
Power-bandwidth trade-off on TSV array in 3D IC and TSV-RDL junction design challenges
Author :
Wei Yao ; Feng Shi ; Lei He ; Siming Pan ; Achkir, Brice ; Li Li
Author_Institution :
Univ. of California, Los Angeles, Los Angeles, CA, USA
fYear :
2012
fDate :
21-24 Oct. 2012
Firstpage :
79
Lastpage :
82
Abstract :
Through-silicon-via (TSV) enables vertical connectivity between stacked chips or interposer and is a key technology for three-dimensional (3D) ICs. In this paper, we study the signal integrity issues of TSV-based 3D IC with high-speed signaling based on 3D electromagnetic field solver and SPICE simulations. Unlike other existing works, our study focuses on an array of TSVs and includes power and bandwidth trade-off between different signaling and termination techniques, such as single-ended, differential and reduced-swing signaling. From our study, to achieve the best power efficiency, unterminated single-ended reduced-swing signaling should be applied, while terminated single-ended signaling can provide the maximum bandwidth. Beyond TSV, critical design challenges for the junction structure between TSVs and RDL traces are also revealed and analyzed. Result shows that at 20GHz, the fanout-like junction structure could cause more than 10dB return loss (S11) degradation when changing TSV pitch from 50μm to 200μm and even contribute more insertion loss (S21) than the TSV itself.
Keywords :
integrated circuit design; three-dimensional integrated circuits; 3D electromagnetic field solver; RDL traces; SPICE simulations; TSV array; TSV-RDL junction design; TSV-based 3D IC; differential signaling; frequency 20 GHz; high-speed signaling techniques; insertion loss; interposer; junction structure; power-bandwidth trade-off; redistribution layer traces; signal integrity; single-ended signaling; terminated single-ended signaling; termination techniques; three-dimensional integrated circuit; through-silicon-via; unterminated single-ended reduced-swing signaling; Arrays; Bandwidth; Crosstalk; Impedance; Integrated circuit modeling; Junctions; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Performance of Electronic Packaging and Systems (EPEPS), 2012 IEEE 21st Conference on
Conference_Location :
Tempe, AZ
Print_ISBN :
978-1-4673-2539-4
Electronic_ISBN :
978-1-4673-2537-0
Type :
conf
DOI :
10.1109/EPEPS.2012.6457847
Filename :
6457847
Link To Document :
بازگشت