Title :
VLSI design of fast DCTQ-IQIDCT processor for real time image compression
Author :
Dixit, Harish V. ; Jeyakumar, Amutha ; Kasat, Piyush S. ; Warty, Chirag
Author_Institution :
Dept. of Electr. Eng., VJTI, Mumbai, India
Abstract :
The Discrete Cosine Transform (DCT) is largely used for image and video compression in standards like JPEG and MPEG2. Its simplicity coupled with the fact that it can be computed faster than the Discrete Wavelet Transform (DWT) makes it an attractive option for image and video compression. Consequently a lot of research is in progress to determine novel architectures and algorithms for faster DCT computation having high throughput so that it can even be used for real time applications. For example, when transmitting and receiving videos, which have been compressed using MPEG2, one would like to receive the video, without any buffering delay. In other words, one requires such an architecture, which provides the DCTQ coeffecients at a consistent rate, with very low latency between two coeffecients. As such, a highly parallel and pipelined architecture employing 57 pipeline stages and using fast multipliers and adders is proposed in this work. The proposed DCT Processor is implemented in Spartan 3E FPGA.
Keywords :
VLSI; adders; data compression; discrete cosine transforms; field programmable gate arrays; parallel architectures; video coding; DCTQ-IQIDCT processor; JPEG standard; MPEG2 standard; Spartan 3E FPGA; VLSI design; adders; discrete cosine transform; multipliers; parallel architecture; pipelined architecture; real time image compression; video compression; Clocks; Computed tomography; Computer architecture; Discrete cosine transforms; Discrete wavelet transforms; Field programmable gate arrays; Image coding;
Conference_Titel :
Wireless and Optical Communications Networks (WOCN), 2013 Tenth International Conference on
Conference_Location :
Bhopal
Print_ISBN :
978-1-4673-5997-9
DOI :
10.1109/WOCN.2013.6616258