DocumentCode :
3288295
Title :
Test pattern generation system for delay faults using a high speed simulation processor ´SP´
Author :
Izuta, Yukiko ; Hirose, Fumiyasu
Author_Institution :
Fujitsu Labs. Ltd., Kawasaki, Japan
fYear :
1992
fDate :
7-9 April 1992
Firstpage :
13
Lastpage :
18
Abstract :
The degree of needs for high quality test pattern sets for delay faults becomes more serious as VLSI chips have more complex structures and higher performance. In spite of its importance, it is more difficult to find complete test pattern sets for delay faults than for stuck-at faults. It thus takes much time to generate high quality test pattern sets. To acquire high quality test pattern sets for delay faults as fast as possible, the authors take an approach that executes a test pattern generation process for delay faults on the very high speed logic simulation processor ´SP´. As a result, to apply ISCAS´89 benchmark circuits, the authors achieved a fault coverage rate of 85% in two minutes testing for a circuit which has about 1000 gates. They confirmed that this system is effective as a pre-processing method to exclude many faults at very highspeed.<>
Keywords :
VLSI; digital simulation; fault location; logic CAD; logic testing; ISCAS´89 benchmark circuits; VLSI chips; delay faults; fault coverage rate; high quality test pattern sets; high speed simulation processor; logic simulation; pre-processing method; Circuit faults; Circuit testing; Delay effects; Delay systems; Electrical fault detection; Fault detection; Logic circuits; Logic testing; System testing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1992. '10th Anniversary. Design, Test and Application: ASICs and Systems-on-a-Chip', Digest of Papers., 1992 IEEE
Conference_Location :
Atlantic City, NJ, USA
Print_ISBN :
0-7803-0623-6
Type :
conf
DOI :
10.1109/VTEST.1992.232717
Filename :
232717
Link To Document :
بازگشت