DocumentCode :
3288551
Title :
Performance Analysis of Cache and Scratchpad Memory in an Embedded High Performance Processor
Author :
Dias, Wanessa Pereira ; Colonese, Emilia
Author_Institution :
Brazilian Aeronaut. Inst. of Technol., Sao Jose dos Campos
fYear :
2008
fDate :
7-9 April 2008
Firstpage :
657
Lastpage :
661
Abstract :
The objective of this article is to present a comparative study of an embedded processor performance using architecture with cache or scratchpad memory in relation to an architecture with only external synchronous dynamic random access memory. For this analysis the ADSP-BF533 of analog devices, a high performance processor, was used. The adjusted memory space was configured and analyzed during the process of a small data volume, and great data volume, in three different speeds of the core, and in one same speed of the processor external memory. The scratchpad memory has shown better performance in programs with small data volume; however the cache memory had a better performance for large data allocation.
Keywords :
analogue storage; cache storage; embedded systems; memory architecture; microprocessor chips; random-access storage; ADSP-BF533; analog device; cache memory; embedded high performance processor; large data allocation; memory architecture; scratchpad memory; synchronous dynamic random access memory; Cache memory; Clocks; Embedded system; Information technology; Memory architecture; Microprocessors; Performance analysis; Random access memory; SDRAM; Testing; cache; memory; performance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Technology: New Generations, 2008. ITNG 2008. Fifth International Conference on
Conference_Location :
Las Vegas, NV
Print_ISBN :
0-7695-3099-0
Type :
conf
DOI :
10.1109/ITNG.2008.226
Filename :
4492556
Link To Document :
بازگشت