Title :
Recent advances in logic synthesis with testability
Author :
Rajski, J. ; Vasudevamurthy, J. ; El-Maleh, A.
Author_Institution :
Dept. of Electr. Eng., McGill Univ., Montreal, Que., Canada
Abstract :
The primary consideration in the entire logic synthesis process is the quality of the resulting circuit measured by its speed, chip area, and recently also testability. The crucial phase in automatic logic synthesis, where all these parameters are determined, is the process of decomposition and factorization which generates multilevel Boolean equations for the synthesized circuit. There are a number of various aspects of testability. These aspects depend on the fault models and testing strategies used. One of the basic objectives is to synthesize circuits that are completely testable for a given class of faults.<>
Keywords :
design for testability; logic design; logic testing; fault models; logic synthesis; multilevel Boolean equations; testability; testing strategies; Area measurement; Automatic logic units; Circuit faults; Circuit synthesis; Circuit testing; Equations; Logic circuits; Logic testing; Semiconductor device measurement; Velocity measurement;
Conference_Titel :
VLSI Test Symposium, 1992. '10th Anniversary. Design, Test and Application: ASICs and Systems-on-a-Chip', Digest of Papers., 1992 IEEE
Conference_Location :
Atlantic City, NJ, USA
Print_ISBN :
0-7803-0623-6
DOI :
10.1109/VTEST.1992.232761