Title :
Alternative fetch and issue policies for the trace cache fetch mechanism
Author :
Friendly, Daniel Holmes ; Patel, Sanjay Jeram ; Patt, Yale N.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Michigan Univ., Ann Arbor, MI, USA
Abstract :
The increasing widths of superscalar processors are placing greater demands upon the fetch mechanism. The trace cache meets these demands by placing logically contiguous instructions in physically contiguous storage. It is capable of supplying multiple fetch blocks each cycle. We examine two fetch and issue techniques, partial matching and inactive issue, that improve the overall performance of the trace cache by improving the effective fetch rate. We show that for the SPECint95 benchmarks partial matching increases the overall performance by 12% and adding inactive issue increases performance by 15%. Furthermore we apply these two techniques to issue blocks from trace segments which contain multiple execution paths. We conclude with a performance comparison between a trace cache implementing partial matching and inactive issue and an aggressive single block fetch mechanism. The trace cache increases performance by an average of 25% over the instruction cache
Keywords :
cache storage; instruction sets; parallel architectures; performance evaluation; SPECint95 benchmarks; effective fetch rate; fetch and issue policies; inactive issue; instruction cache; logically contiguous instructions; multiple fetch blocks; partial matching; performance comparison; physically contiguous storage; superscalar processors; trace cache fetch mechanism; trace segments; Bandwidth; Cache storage; Hardware;
Conference_Titel :
Microarchitecture, 1997. Proceedings., Thirtieth Annual IEEE/ACM International Symposium on
Conference_Location :
Research Triangle Park, NC
Print_ISBN :
0-8186-7977-8
DOI :
10.1109/MICRO.1997.645794