DocumentCode :
3290964
Title :
A generalized MASH architecture in fractional-N synthesizer
Author :
Zhu, Yinghui ; Shao, Zhibiao ; Pang, Wenyu
Author_Institution :
Dept. of Electron. Eng., Xi´´an Jiaotong Univ., China
Volume :
2
fYear :
2004
fDate :
18-21 Oct. 2004
Firstpage :
1512
Abstract :
Sigma-delta modulation is playing a more and more important role in fractional-N PLL synthesizer. MASH structure is prevailing in fractional-N PLLs because of its intrinsic stability. 2nd and 3rd order MASH modulators have been reported in fractional-N systems, but little about higher order sigma-delta modulators. In this article, a new optimized algorithm is developed; base on this general algorithm MASH modulator with arbitrary high order can be implemented with more flexibility and less hardware effort. This structure is very easy to be integrated into embedded systems, and also can be extended to be use in coding and oversample DAC/ADC systems. Both mathematic analysis and simulation are presented.
Keywords :
frequency synthesizers; phase locked loops; sigma-delta modulation; DAC/ADC systems; MASH modulators; embedded systems; fractional-N PLL synthesizer; generalized MASH architecture; phase locked loops; sigma-delta modulation; Additive white noise; Clocks; Delta-sigma modulation; Frequency synthesizers; Hardware; Multi-stage noise shaping; Phase locked loops; Quantization; Stability; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated Circuits Technology, 2004. Proceedings. 7th International Conference on
Print_ISBN :
0-7803-8511-X
Type :
conf
DOI :
10.1109/ICSICT.2004.1436899
Filename :
1436899
Link To Document :
بازگشت