Title :
Simulation and Evaluation of On-Chip Interconnect Architectures: 2D Mesh, Spidergon, and WK-Recursive Network
Author :
Suboh, S. ; Bakhouya, M. ; El-Ghazawi, T.
Author_Institution :
George Washington Univ., Washington
Abstract :
Network-on-chip has been proposed as an alternative to bus-based system to achieve high performance and scalability. The topology of on-chip interconnect plays a crucial role in system on chip performance, energy, and area requirements. In this paper, an on-chip interconnects architecture based on WK-recursive network is proposed. WK-recursive structure is analyzed and compared to 2D mesh and Spidergon structures. Simulation results show that WK-recursive on-chip interconnect generally outperforms the other architectures.
Keywords :
integrated circuit interconnections; network-on-chip; 2D mesh structure; Spidergon; WK-recursive network; network-on-chip; on-chip interconnect architecture; Computer architecture; Delay; Measurement; Network topology; Network-on-a-chip; Parallel processing; Performance analysis; System-on-a-chip; Throughput; Very large scale integration; Modeling and simulation; Network on Chip; On Chip Interconnects; System on Chip;
Conference_Titel :
Networks-on-Chip, 2008. NoCS 2008. Second ACM/IEEE International Symposium on
Conference_Location :
Newcastle upon Tyne
Print_ISBN :
0-7695-3098-2
DOI :
10.1109/NOCS.2008.4492739