DocumentCode :
3291938
Title :
Advanced SOI CMOS transistor technology for high performance microprocessors
Author :
Horstmann, M. ; Wiatr, M. ; Wei, A. ; Hoentschel, J. ; Feudel, Th. ; Scheiper, Th ; Stephan, R. ; Gerhadt, M. ; Raab, M.
Author_Institution :
GLOBALFOUNDRIES, Dresden
fYear :
2009
fDate :
18-20 March 2009
Firstpage :
11
Lastpage :
14
Abstract :
In this paper we present, an overview of partial depleted Silicon on Insulator (PD SOI) CMOS transistor technologies for high performance microprocessors. To achieve a ldquohigh performance per wattrdquo figure of merit, transistor technology elements like PD SOI, strained Si, aggressive junction scaling, asymmetric devices need hand-in-hand development with multiple core- and power efficient designs. These techniques have been developed, applied and optimized for 65/45 nm volume manufacturing at GLOBALFOUNDRIES in Dresden. To enable further transistor scaling to 32 nm design rules, High K Metal Gate (HKMG) technology is key. Different HKMG integrations as well as future strained Si technologies like strained silicon directly bonded on SOI and embedded Si:C are discussed.
Keywords :
CMOS integrated circuits; MOSFET; carbon; high-k dielectric thin films; microprocessor chips; silicon-on-insulator; SOI CMOS transistor; aggressive junction scaling; asymmetric devices; figure of merit; high k metal gate technology; high performance microprocessors; partial depleted silicon on insulator CMOS transistor; Bonding; CMOS process; CMOS technology; High K dielectric materials; High-K gate dielectrics; Manufacturing; Microprocessors; Silicon on insulator technology; Transistors; Tunneling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ultimate Integration of Silicon, 2009. ULIS 2009. 10th International Conference on
Conference_Location :
Aachen
Print_ISBN :
978-1-4244-3704-7
Type :
conf
DOI :
10.1109/ULIS.2009.4897527
Filename :
4897527
Link To Document :
بازگشت