DocumentCode :
3292780
Title :
A scalable architecture of associative processors employing nano functional devices
Author :
Bui, Trong Tu ; Shibata, Tadashi
Author_Institution :
Dept. of Frontier Inf., Univ. of Tokyo, Tokyo
fYear :
2009
fDate :
18-20 March 2009
Firstpage :
213
Lastpage :
216
Abstract :
A methodology for building a low-power high-capacity associative processor system employing nano functional devices has been proposed. The study is a demonstration of how to use nano-scale devices in building practical applications, particularly in building associative processors. Characteristics of such devices are utilized for similarity evaluation and emulated by a simple NMOS circuitry. The concept has been verified by experimental results obtained from the real working proof-of-concept chip fabricated in a 0.18-mum CMOS technology.
Keywords :
CMOS digital integrated circuits; MOS integrated circuits; microprocessor chips; nanotechnology; CMOS technology; NMOS circuitry; associative processor; nano functional devices; size 0.18 mum; Buildings; CMOS technology; Circuits; Decision making; MOS devices; Moore´s Law; Nanoscale devices; Resonance; Temperature; Voting;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Ultimate Integration of Silicon, 2009. ULIS 2009. 10th International Conference on
Conference_Location :
Aachen
Print_ISBN :
978-1-4244-3704-7
Type :
conf
DOI :
10.1109/ULIS.2009.4897574
Filename :
4897574
Link To Document :
بازگشت