DocumentCode :
3292949
Title :
A pseudo-random testing scheme for analog integrated circuits using artificial neural network model-based observers
Author :
Kabisatpathy, Prithviraj ; Barua, Alok ; Sinha, Satyabroto
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., Kharagpur, India
Volume :
2
fYear :
2002
fDate :
4-7 Aug. 2002
Abstract :
This paper presents a simple and very efficient testing strategy for fault diagnosis of analog integrated circuits. The methodology is based on a technique of using a pseudorandom noise as the test pattern and a model-based observer for fast and robust testing and fault diagnosis. By incorporating device-level faults the efficiency is illustrated for stand-alone as well as embedded operational amplifiers as examples. The simulation results obtained are very encouraging. The technique can be viewed as a built-in self-test along with a design for testability scheme that dramatically improves the fault coverage and can be implemented for both on-line and off-line depending on the need of the application and silicon area overhead. Its main advantages are: a universal input stimulus (white noise) is used and thus test generation can be avoided, good and faulty signatures for high quality testing can be easily constructed and testing cost can be minimized, the technique is very efficient and robust, and the scheme can be well suited for built-in self-test implementation.
Keywords :
analogue integrated circuits; built-in self test; design for testability; fault diagnosis; integrated circuit testing; neural nets; observers; white noise; analog integrated circuits; area overhead; artificial neural network model-based observers; built-in self-test; design for testability; device-level faults; embedded operational amplifiers; fault coverage; fault diagnosis; model-based observer; pseudo-random testing scheme; pseudorandom noise; test generation; test pattern; testing cost; testing strategy; universal input stimulus; white noise; Analog integrated circuits; Artificial neural networks; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Fault diagnosis; Integrated circuit modeling; Integrated circuit testing; Noise robustness;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. MWSCAS-2002. The 2002 45th Midwest Symposium on
Print_ISBN :
0-7803-7523-8
Type :
conf
DOI :
10.1109/MWSCAS.2002.1186899
Filename :
1186899
Link To Document :
بازگشت