Title :
Communication Control for Multi-core Processors
Author_Institution :
Dept. of Electron. Eng., St. John´´s Univ., Taipei, Taiwan
fDate :
July 31 2012-Aug. 2 2012
Abstract :
A reconfigurable System-on-Chip (SoC) for multimedia application was introduced in this paper, where the SoC consisted of a master processor and slave processor. We individually simulated the master processor with DLX pipeline processor and the slave processor with Xtensa processor that was able to establish a excellent multimedia processor with multi-core than the traditional one. As a result, we get some benefits in area and power, and then the proposed architecture can be configured in multiprocessors architecture.
Keywords :
multimedia communication; multiprocessing systems; pipeline processing; system-on-chip; DLX pipeline processor; Xtensa processor; communication control; master processor; multicore processors; multimedia application; multimedia processor; reconfigurable SoC; reconfigurable system-on-chip; slave processor; Digital signal processing; Educational institutions; Multicore processing; Multimedia communication; Synchronization; System-on-a-chip; SimpleScalar simulator; configurable processor; dual-core;
Conference_Titel :
Digital Manufacturing and Automation (ICDMA), 2012 Third International Conference on
Conference_Location :
GuiLin
Print_ISBN :
978-1-4673-2217-1
DOI :
10.1109/ICDMA.2012.68