DocumentCode :
3294180
Title :
Charge sharing fault detection for CMOS domino logic circuits
Author :
Cheng, C.H. ; Chang, S.C. ; Wang, J.S. ; Jone, W.B.
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Chung Cheng Univ., Chiayi, Taiwan
fYear :
1999
fDate :
36465
Firstpage :
77
Lastpage :
85
Abstract :
Because domino logic design offers smaller area and higher speed than conventional CMOS design, it is very popular in high performance processor design. However, domino logic suffers from several design problems and one of the most notable is the charge sharing problem. In domino logic, there are two operations: the pre-charge phase and the evaluation phase. The charge sharing problem occurs when the charge which is stored at the output node in the pre-charge phase is shared among the junction capacitance of transistors in the evaluation phase. Charge sharing may degrade the output voltage level or even cause an erroneous output value. In this paper, we describe a method to measure the sensitivity of the charge sharing problem for a domino gate. For each domino gate, we compute a value called CS-vulnerability which describes the degree of sensitivity for a domino gate to have the charge sharing problem. In addition, our algorithm also generates test vectors to activate the worst case of the charge sharing problem. We have performed experiments on a large set of MCNC benchmark circuits
Keywords :
CMOS logic circuits; automatic test pattern generation; fault diagnosis; fault simulation; integrated circuit design; logic design; logic testing; ATPG; CMOS domino logic circuits; CS-vulnerability; MCNC benchmark circuits; charge sharing fault detection; design problems; domino gate; evaluation phase; fault simulation; high performance processor design; output voltage level; pre-charge phase; test pattern generation; test vectors; transistor junction capacitance; CMOS logic circuits; CMOS process; Capacitance; Current measurement; Degradation; Electrical fault detection; Logic circuits; Logic design; Process design; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1999. DFT '99. International Symposium on
Conference_Location :
Albuquerque, NM
ISSN :
1550-5774
Print_ISBN :
0-7695-0325-x
Type :
conf
DOI :
10.1109/DFTVS.1999.802872
Filename :
802872
Link To Document :
بازگشت