DocumentCode :
3294261
Title :
Novel control pattern generators for interconnect testing with boundary scan
Author :
Feng, Wenyi ; Meyer, Fred J. ; Lombardi, Fabrizio
Author_Institution :
FPGA Software Core Group, Lucent Technol., Allentown, PA, USA
fYear :
1999
fDate :
36465
Firstpage :
112
Lastpage :
120
Abstract :
We give a comprehensive model of interconnect testing in boundary scan architectures. This includes two fault categories: driver faults (stuck-at, stuck-driving, and stuck-not-driving (equivalent to stuck-open)) and net faults (shorts). We permit short faults to exhibit zero-dominance (wired-AND), one-dominance (wired-OR), and net-dominance. We split the built-in self-test hardware into two components: a control pattern test generator (CTPG) and a data pattern test generator (DTPG). For the DTPG, we use a complementary counting sequence, which is an instance of a maximal independent test set. We give novel designs for CTPGs that guarantee 100% fault coverage with low hardware overhead and time complexity. We give a general and complete procedure to implement the CTPGs. Using a linear feedback shift register as a one-shot counter to cover all control cells in the boundary scan, we ensure that no two control cells of one net are assigned to a single register; this avoids circuit damage when testing
Keywords :
automatic test pattern generation; boundary scan testing; built-in self test; circuit complexity; fault diagnosis; interconnections; printed circuit testing; board-level interconnect testing; boundary scan architectures; built-in self-test hardware; complementary counting sequence; control pattern generators; control pattern test generator; data pattern test generator; driver faults; fault coverage; hardware overhead; interconnect testing; linear feedback shift register; maximal independent test set; model; net faults; net-dominance; one-dominance; one-shot counter; shorts; stuck-at faults; stuck-driving faults; stuck-not-driving faults; stuck-open faults; time complexity; zero-dominance; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Counting circuits; Hardware; Integrated circuit interconnections; Linear feedback control systems; Linear feedback shift registers; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1999. DFT '99. International Symposium on
Conference_Location :
Albuquerque, NM
ISSN :
1550-5774
Print_ISBN :
0-7695-0325-x
Type :
conf
DOI :
10.1109/DFTVS.1999.802876
Filename :
802876
Link To Document :
بازگشت