Title :
Optimal vector selection for low power BIST
Author :
Corno, Fulvio ; Rebaudengo, Maurizio ; Reorda, Matteo Sonza ; Violante, Massimo
Author_Institution :
Dipt. di Autom. e Inf., Politecnico di Torino, Italy
Abstract :
In the last decade, researchers have devoted increasing efforts to reduce the average power consumption in VLSI systems during normal operation mode, while power consumption during test operation mode was usually neglected. However, during test application the circuits are subject to an activity higher than the normal one: the extra power consumption due to test application may thus give rise to severe hazards to the circuit reliability. Moreover, it can dramatically shorten the battery life when periodic testing of battery-powered systems is considered. In this paper we propose a low power BIST architecture devised for full scan testing of sequential circuits. Experimental results show that our approach can achieve an average power reduction ranging from 37% to 89% without affecting the quality of the test. The new architecture can be easily integrated into an existing design flow and is barely invasive with respect to the original BIST circuit
Keywords :
VLSI; built-in self test; integrated circuit reliability; integrated circuit testing; integrated logic circuits; logic testing; low-power electronics; sequential circuits; BIST architecture; VLSI systems; average power consumption; circuit reliability hazards; full scan testing; low power BIST; optimal vector selection; sequential circuits; test operation mode; Batteries; Built-in self-test; Circuit testing; Energy consumption; Hazards; Life testing; Power system reliability; Sequential analysis; System testing; Very large scale integration;
Conference_Titel :
Defect and Fault Tolerance in VLSI Systems, 1999. DFT '99. International Symposium on
Conference_Location :
Albuquerque, NM
Print_ISBN :
0-7695-0325-x
DOI :
10.1109/DFTVS.1999.802888