DocumentCode :
3295228
Title :
The circuit designs of an SRAM based look-up table for high performance FPGA architecture
Author :
Mal, Prosenjit ; Cantin, Jason F. ; Beyette, Fred R.
Author_Institution :
Dept. of Electr. & Comput. Eng. & Comput. Sci., Cincinnati Univ., OH, USA
Volume :
3
fYear :
2002
fDate :
4-7 Aug. 2002
Abstract :
Look-up table (LUT) circuits are the core component of all Field Programmable Gate Arrays (FPGA´s) architectures. Although considerable research has been done regarding the high-level architecture of different LUT´s, very little has been done on the circuit-level description of the LUT. Though traditional LUT designs use NMOS transistors to implement pass-gates that save area and increase speed, large LUT designs require several pass gates in series. Unfortunately, multiple pass transistors in series will degrade the logic high level and thus jeopardize signal integrity. This paper explores different circuit-level implementations of the LUT circuitry with consideration towards the relative design trade-offs.
Keywords :
MOSFET circuits; SRAM chips; field programmable gate arrays; table lookup; FPGA architecture; NMOS transistor; SRAM; circuit design; look-up table; pass gate; Circuit synthesis; Computer architecture; Decoding; Field programmable gate arrays; Integrated circuit technology; MOS devices; MOSFETs; Programmable logic arrays; Random access memory; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. MWSCAS-2002. The 2002 45th Midwest Symposium on
Print_ISBN :
0-7803-7523-8
Type :
conf
DOI :
10.1109/MWSCAS.2002.1187013
Filename :
1187013
Link To Document :
بازگشت