DocumentCode :
3295756
Title :
Investigation of thermal budget impact on core CMOS SRAM device in an embedded FLASH technology
Author :
Lin, Hung Sung ; Huang, Vincent
Author_Institution :
United Microelectron. Corp., Ltd., Hsinchu, Taiwan
fYear :
2009
fDate :
6-10 July 2009
Firstpage :
54
Lastpage :
58
Abstract :
This paper presents insights into the mechanisms of counter doping and gate depletion due to the lateral diffusion of dopants in embedded flash technology. Core SRAM device behavior is modified by the thermal budget needed to process the specific flash dielectrics. Using a nanoprobe technique, the MOS characteristics of failed and good bits used as a reference in actual SRAM cells were measured directly. In the worst cases, it was confirmed that the on-state current of a PMOS was about three orders of magnitude smaller than that of normal bits, and the threshold voltage was of about 0.9 V higher. A selective etching technique using a KOH solution showed these degradations were caused by local gate depletion. The fabrication process flow shows that the thermal treatment used to form the rapid thermal oxidation layer, causing additional thermal budget, can lead to lateral As-dopant diffusion into a B-doped gate. This diffusion can cause work-function shift, as well as the formation of a depletion capacitor at the polysilicon gate oxide interface, while the MOS is biased. Adjusting the N+ implant boundary for the second poly layer to increase the margin has been found to be quite effective in improving the on-state current degradation and increasing yield.
Keywords :
CMOS digital integrated circuits; SRAM chips; dielectric materials; diffusion; etching; thermal analysis; MOS characteristics; PMOS; core CMOS SRAM device; embedded flash technology; fabrication process flow; lateral diffusion; nanoprobe technique; on-state current degradation; polysilicon gate oxide interface; selective etching technique; thermal budget; thermal oxidation layer; thermal treatment; threshold voltage; voltage 0.9 V; CMOS technology; Counting circuits; Dielectric devices; Dielectric measurements; Doping; Etching; Random access memory; Rapid thermal processing; Thermal degradation; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits, 2009. IPFA 2009. 16th IEEE International Symposium on the
Conference_Location :
Suzhou, Jiangsu
ISSN :
1946-1542
Print_ISBN :
978-1-4244-3911-9
Electronic_ISBN :
1946-1542
Type :
conf
DOI :
10.1109/IPFA.2009.5232700
Filename :
5232700
Link To Document :
بازگشت