DocumentCode :
3297481
Title :
Simple but efficient reconfiguration algorithm for degradable VLSI/WSI arrays
Author :
Jigang, Wu ; Lei, Ting ; Srikanthan, Thambipillai
Author_Institution :
Sch. of Comput. Sci. & Software, Tianjin Polytech. Univ., Tianjin, China
fYear :
2010
fDate :
5-9 July 2010
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents an efficient algorithm for the reconfiguration of a two-dimensional degradable VLSI/WSI array with faulty processing elements (PEs). Unlike previous work, the proposed algorithm does not limit the number the physical rows related to the logical row to be constructed, in order to utilize as many fault-free PEs as possible to compensate faulty ones. Also, the row-exclusion process of the state-of-the-art is removed and thus the selection of the row for including into the target array is successfully avoided. The proposed flexible rerouting approach makes the state-of-the-art simplified and improved. Experimental results show that the proposed algorithm is able to generate a larger logical array with the harvest increasing up to 10%. Meanwhile, it runs faster up to 10 times than the existing algorithms cited in this paper.
Keywords :
VLSI; fault tolerant computing; degradable VLSI/WSI arrays; faulty processing elements; logical array; reconfiguration algorithm; row-exclusion process; Computer science; Degradation; Fault tolerance; Logic arrays; Manufacturing; Paper technology; Routing; Software algorithms; Switches; Very large scale integration; Degradable VLSI array; algorithm; fault-tolerance; reconfiguration; routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits (IPFA), 2010 17th IEEE International Symposium on the
Conference_Location :
Singapore
ISSN :
1946-1542
Print_ISBN :
978-1-4244-5596-6
Type :
conf
DOI :
10.1109/IPFA.2010.5532077
Filename :
5532077
Link To Document :
بازگشت