DocumentCode :
3298815
Title :
Transistor-level based defect tolerance for reliable nanoelectronics
Author :
El-Maleh, Aiman H. ; Al-Hashimi, Bashir M. ; Melouki, Aissa
Author_Institution :
King Fahd Univ. of Pet. & Miner., Dhahran
fYear :
2008
fDate :
March 31 2008-April 4 2008
Firstpage :
53
Lastpage :
60
Abstract :
Nanodevices based circuit design will be based on the acceptance that a high percentage of devices in the design will be defective. In this work, we investigate a defect tolerant technique that adds redundancy at the transistor level and provides built-in immunity to permanent defects (stuck-open, stuck-short and bridges). The proposed technique is based on replacing each transistor by quadded-transistor structure that guarantees defect tolerance of all single defects and a large number of multiple defects as validated by theoretical analysis and simulation. As demonstrated by extensive simulation results using ISCAS 85 and 89 benchmark circuits, the investigated technique achieves significantly higher defect tolerance than recently reported nanoelectronics defect-tolerant techniques (even with up to 4 to 5 times more transistor defect probability) and at reduced area overhead.
Keywords :
circuit reliability; integrated circuit design; nanoelectronics; benchmark circuits; nanodevices based circuit design; nanoelectronics defect-tolerant techniques; quadded-transistor structure; transistor-level based defect tolerance; CMOS technology; Circuit simulation; Circuit synthesis; Logic circuits; Nanoelectronics; Nanoscale devices; Nanowires; Redundancy; Robustness; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Systems and Applications, 2008. AICCSA 2008. IEEE/ACS International Conference on
Conference_Location :
Doha
Print_ISBN :
978-1-4244-1967-8
Electronic_ISBN :
978-1-4244-1968-5
Type :
conf
DOI :
10.1109/AICCSA.2008.4493516
Filename :
4493516
Link To Document :
بازگشت