DocumentCode
3299478
Title
Automated synthesis of delay-reduced Reed-Muller universal logic module networks
Author
Shahana, T.K. ; James, Rekha K. ; Jacob, K. Poulose ; Sasi, Sreela
Author_Institution
Cochin Univ. of Sci. & Technol., Kerela, India
fYear
2005
fDate
21-22 Nov. 2005
Firstpage
90
Lastpage
93
Abstract
This paper presents a new approach to implement Reed-Muller universal logic nodule (RM-ULM) networks with reduced delay and hardware for synthesizing logic functions given in Reed-Muller (RM) form. Replication of single control line RM-ULM is used as the only design unit for defining any logic function. An algorithm is proposed that does exhaustive branching to reduce the number of levels and modules required to implement any logic function in RM form. This approach attains a reduction in delay, and power over other implementations of functions having large number of variables.
Keywords
Boolean functions; Reed-Muller codes; delays; logic circuits; logic design; Reed-Muller universal logic module networks; delay reduction; logic function synthesis; single control line RM-ULM; Boolean functions; Circuit testing; Costs; Delay; Jacobian matrices; Logic design; Logic functions; Network synthesis; Tree data structures; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
NORCHIP Conference, 2005. 23rd
Print_ISBN
1-4244-0064-3
Type
conf
DOI
10.1109/NORCHP.2005.1596996
Filename
1596996
Link To Document