DocumentCode :
3299846
Title :
Low power architectures for sine and cosine computation using a sum of bit-products
Author :
Johansson, Kenny ; Gustafsson, Oscar ; Wanhammar, Lars
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Sweden
fYear :
2005
fDate :
21-22 Nov. 2005
Firstpage :
161
Lastpage :
164
Abstract :
Recently, a novel technique to compute sine and cosine has been proposed. By rewriting the expressions using trigonometric equations a weighted sum of bit-products are used to compute the values. This can then be mapped onto a bit-product generator followed by an adder tree. This provides an efficient architecture that can be pipelined to an arbitrary degree. It was shown in previous work that it is possible to remove a large portion of the bit-products and still obtain accurate results. The effects of this removal and also the finite worldlength representation of the weights has also been discussed in previous work. The objective of this work is to study different ways to split the architecture into sub-blocks that may be disabled to decrease the power consumption.
Keywords :
adders; digital arithmetic; logic design; low-power electronics; adder tree; bit-product generator; cosine computation; low power architectures; sine computation; sum of bit-products; trigonometric equations; Computer architecture; Digital signal processing; Energy consumption; Equations; Fast Fourier transforms; Frequency synthesizers; Merging; Power engineering computing; Quantization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NORCHIP Conference, 2005. 23rd
Print_ISBN :
1-4244-0064-3
Type :
conf
DOI :
10.1109/NORCHP.2005.1597014
Filename :
1597014
Link To Document :
بازگشت