Title :
Analysis of worst-case hot-carrier conditions for high voltage transistors based on full-band monte-carlo simulations
Author :
Starkov, I.A. ; Tyaginov, S.E. ; Triebl, O. ; Cervenka, J. ; Jungemann, C. ; Carniello, S. ; Park, J.M. ; Enichlmair, H. ; Karner, M. ; Kernstock, C.H. ; Seebacher, E. ; Minixhofer, R. ; Ceric, H. ; Grasser, T.
Author_Institution :
Christian Doppler Lab. for Reliability Issues in Microelectron., Tech. Univ. Wien, Vienna, Austria
Abstract :
Using a physics-based model for hot-carrier degradation we analyze the worst-case conditions for long-channel transistors of two types: a relatively low voltage n-MOSFET and a high-voltage p-LDMOS. The key issue in the hot-carrier degradation model is the information about the carrier energetical distribution function which allows us to assess the carrier acceleration integral determining the interface state build-up and which controls the interplay between the single- and multiple-carrier mechanisms of Si-H bond rupture. To analyze the worst-case conditions we generate intensity maps, i.e. dependences of some crucial quantities on source-drain Vds and gate Vgs stress voltage. These quantities are the boundary of the high-energy tail of the energy distribution function, the interface state generation rate and the total dose of degradation. The difference between positions of severest degradation spots evaluated according different criteria is also plotted as a function of stress voltages. Using these maps we demonstrate that the worst-case conditions are realized at 0.4Vds <; Vgs <; 0.5Vds for the n-MOSFET and at the maximal gate current for p-LDMOS. These findings correspond to experimental results published in the literature.
Keywords :
MOSFET; Monte Carlo methods; hot carriers; Si-H bond rupture; carrier acceleration integral; carrier energetical distribution function; full-band Monte-Carlo simulations; high voltage transistors; high-voltage p-LDMOS; long-channel transistors; low voltage n-MOSFET; physics-based model; stress voltage function; worst-case hot-carrier degradation analysis; Acceleration; Bonding; Degradation; Distribution functions; Hot carriers; Interface states; Low voltage; MOSFET circuits; Probability distribution; Stress;
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits (IPFA), 2010 17th IEEE International Symposium on the
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-5596-6
DOI :
10.1109/IPFA.2010.5532230