DocumentCode :
3300235
Title :
Design and implementation of low power digital phase-locked loop
Author :
Saber, M. ; Jitsumatsu, Y. ; Khan, M.T.A.
Author_Institution :
Dept. of Inf., Kyushu Univ., Fukuoka, Japan
fYear :
2010
fDate :
17-20 Oct. 2010
Firstpage :
928
Lastpage :
933
Abstract :
This paper proposes a low power architecture for second order digital phase-locked loop (DPLL). High power consumption of DPLL results from using a look-up table (LUT) in implementing the numerically controlled oscillator (NCO). A new design for NCO is presented in which no LUT is used. Proposed architecture implemented using field programmable gate array (FPGA) consumed 15.44 mw at 100 MHz clock frequency which means a more than 25% saving in power consumption compared to traditional NCO. Furthermore, proposed method also saves FPGA resources and works at faster clock frequency.
Keywords :
digital phase locked loops; field programmable gate arrays; low-power electronics; network synthesis; oscillators; FPGA; clock frequency; field programmable gate array; look-up table; low-power digital phase-locked loop; numerically controlled oscillator; second order digital phase-locked loop; Clocks; Detectors; Digital filters; Frequency control; Phase locked loops; Power demand; Table lookup; Digital phase lock loop(DPLL); field programmable gate array (FPGA); look-up table (LUT); numerically controlled oscillator (NCO); software defined radio (SDR); spurious free dynamic range (SFDR);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Theory and its Applications (ISITA), 2010 International Symposium on
Conference_Location :
Taichung
Print_ISBN :
978-1-4244-6016-8
Electronic_ISBN :
978-1-4244-6017-5
Type :
conf
DOI :
10.1109/ISITA.2010.5649551
Filename :
5649551
Link To Document :
بازگشت