DocumentCode :
3300272
Title :
Reconfigurable elements for a video pipeline processor
Author :
Piacentino, Michael R. ; Van der Wal, Gooitzen S. ; Hansen, Michael W.
Author_Institution :
Sarnoff Corp., Princeton, NJ, USA
fYear :
1999
fDate :
1999
Firstpage :
82
Lastpage :
91
Abstract :
This paper describes a family of reconfigurable processing elements (RPEs) used to support video processing for the Sarnoff Vision Front End 200 (VFE-200) vision system. Within the VFE-200 RPEs have been used to estimate visual motion, compute 3D scene structure using stereo analysis, perform geometric transformations (warps) on imagery with interpolation, and to act as triple ported frame store memory units. The RPEs described in this paper incorporate complex DRAM memory control interfaces, high precision fixed- and floating-point arithmetic (including floating point division), and sophisticated hybrids of memory and computational functions. Within this paper, the architecture and implementation of the RPEs and the VFE-200 are described, and examples of how the RPEs are used to support specific computer vision functions at real-time video rates are presented
Keywords :
computer vision; data flow computing; reconfigurable architectures; 3D scene structure; DRAM memory control interfaces; RPEs; Sarnoff Vision Front End 200; geometric transformations; reconfigurable processing elements; stereo analysis; video pipeline processor; video processing; visual motion; warps; Image analysis; Image motion analysis; Interpolation; Layout; Machine vision; Motion analysis; Motion estimation; Performance analysis; Pipelines; Stereo vision;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines, 1999. FCCM '99. Proceedings. Seventh Annual IEEE Symposium on
Conference_Location :
Napa Valley, CA
Print_ISBN :
0-7695-0375-6
Type :
conf
DOI :
10.1109/FPGA.1999.803670
Filename :
803670
Link To Document :
بازگشت