Title :
Multi-bit Sigma-Delta TDC Architecture for Digital Signal Timing Measurement
Author :
Uemori, Satoshi ; Ishii, Masamichi ; Kobayashi, Haruo ; Doi, Yuta ; Kobayashi, Osamu ; Matsuura, Tatsuji ; Niitsu, Kiichi ; Abe, Fumitaka ; Hirabayashi, Daiki
Author_Institution :
Dept. of Electron. Eng., Gunma Univ., Kiryu, Japan
Abstract :
This paper describes the architecture (circuit design) and principles of operation of sigma-delta Sigma-Delta time-to-digital converters (TDC) for high-speed I/O interface circuit test applications, they offer good accuracy with short test times. In particular, we describe multi-bit ΣΔ TDC architectures for fast testing. However, mismatches among delay cells in delay lines degrade the linearity there. Then we propose two methods to improve the overall TDC linearity: a data-weighted averaging algorithm, and a self-calibration method that measures delay values using a ring oscillator circuit. Our MATLAB and Spectre simulation results demonstrate the effectiveness of these approaches.
Keywords :
calibration; circuit testing; delay lines; oscillators; sigma-delta modulation; time-digital conversion; timing circuits; MATLAB simulation; Spectre simulation; data-weighted averaging algorithm; delay cell; delay line; delay value measurement; digital signal timing measurement; high-speed I-O interface circuit test application; multibit ΣΔ TDC architecture; multibit sigma-delta TDC architecture; ring oscillator circuit; self-calibration method; Clocks; Computer architecture; Delay; Sigma delta modulation; Testing; High-Speed I/O Interface Circuit Testing; Multi-bit; Sigma-Delta Modulation; Time Measurement; Time-to-Digital Converter;
Conference_Titel :
Mixed-Signals, Sensors and Systems Test Workshop (IMS3TW), 2012 18th International
Conference_Location :
Taipei
Print_ISBN :
978-1-4673-1925-6
DOI :
10.1109/IMS3TW.2012.23