DocumentCode :
3302052
Title :
Design and simulation of a 4 kV ESD protection circuit for a 0.8 mu m BiCMOS process
Author :
Chatterjee, A. ; Polgreen, T. ; Amerasekera, A.
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
fYear :
1991
fDate :
8-11 Dec. 1991
Firstpage :
913
Lastpage :
916
Abstract :
The authors present a novel ESD protection circuit that demonstrates 4 kV ESD protection in a BiCMOS process and show how to apply widely available simulation tools (TMA-PISCES and SPICE) to design this circuit. The protection circuit uses a novel triggering scheme by which an npn is able to protect the fully silicided, LDD (lightly doped drain) output nMOST. The npn is triggered by an nMOST injecting charge into the base. ESD stress data are obtained on control circuits to establish that the trigger transistor is indeed necessary. The authors also discuss other triggering schemes and general output protection strategies for advanced CMOS and BiCMOS circuits.<>
Keywords :
BiCMOS integrated circuits; SPICE; circuit CAD; electrostatic discharge; integrated circuit technology; protection; trigger circuits; 0.8 micron; 4 kV; BiCMOS process; ESD protection circuit; ESD stress data; SPICE; TMA-PISCES; fully silicided LDD output nMOST protection; output protection strategies; simulation; triggering scheme; BiCMOS integrated circuits; Circuit simulation; Electrostatic discharge; Instruments; Process design; Protection; Stress control; Telephony; Transistors; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1991. IEDM '91. Technical Digest., International
Conference_Location :
Washington, DC, USA
ISSN :
0163-1918
Print_ISBN :
0-7803-0243-5
Type :
conf
DOI :
10.1109/IEDM.1991.235277
Filename :
235277
Link To Document :
بازگشت