Title :
Channel length and width effects on NMOS transistor degradation under constant positive gate-voltage stressing
Author :
Wu, K. ; Pan, S. ; Chin, D. ; Shaw, J.
Author_Institution :
Intel Corp., Santa Clara, CA, USA
Abstract :
It is pointed out that a reliable gate oxide is the most important component for MOS devices operating under a high gate voltage. Trapped charges and interface states are generated in the oxide under a high gate-voltage bias due to Fowler-Nordheim tunneling. The gate current, charge pumping current, and threshold voltage shift critically depend on the electric field across gate oxide. It is demonstrated that device degradation is a strong function of channel width to channel length ratio (W/L). Under the same stress condition, a higher W/L ratio leads to more severe degradation. This geometric effect is the result of nonuniform distribution of trapped charges and interface states. The densities of trapped charges and the interface states are highest near the source and drain regions and lowest along the isolation edges.<>
Keywords :
electronic density of states; insulated gate field effect transistors; reliability; Fowler-Nordheim tunneling; NMOS transistors; channel width to channel length ratio; charge pumping current; densities of trapped charges; device degradation; electric field across gate oxide; gate current; geometric effect; high gate voltage; interface states; nonuniform distribution of trapped charges; positive gate-voltage stressing; threshold voltage shift; transistor degradation; Charge measurement; Charge pumps; Current measurement; Degradation; EPROM; Interface states; MOS devices; MOSFETs; Stress; Voltage;
Conference_Titel :
Electron Devices Meeting, 1991. IEDM '91. Technical Digest., International
Conference_Location :
Washington, DC, USA
Print_ISBN :
0-7803-0243-5
DOI :
10.1109/IEDM.1991.235318