Title :
Memory latency reduction using an address prediction buffer
Author :
Billingsley, Arthur ; Fouts, Douglas
Author_Institution :
Space & Naval Warfare Systems Command, Washington, DC, USA
Abstract :
A novel approach to improving memory system performance is the use of a memory prediction buffer (MPB). The MPB is inserted between the cache and main memory. The MPB predicts the next cache-miss address and prefetches the data. The use of an MPB in a computer system is shown to decrease memory latency and increase system performance. The MPB outperforms prefetch always strategies by allowing addressing in the up and down direction. In addition, the MPB does not contribute to pollution of the cache. Only demand information is taken from the MPB to the cache. The implementation of a MPB is less expensive than a next-level cache and delivers a comparable performance enhancement
Keywords :
buffer storage; memory architecture; performance evaluation; address prediction buffer; cache-miss address; latency reduction; memory system performance; prefetch; Bandwidth; Cache memory; Costs; Delay; Drives; High speed integrated circuits; Prefetching; Reduced instruction set computing; Space technology; System performance;
Conference_Titel :
Communications, Computers and Signal Processing, 1993., IEEE Pacific Rim Conference on
Conference_Location :
Victoria, BC
Print_ISBN :
0-7803-0971-5
DOI :
10.1109/PACRIM.1993.407242